Roll No. 28/9021 Total Pages: 02 BT-6/M-22 46167 ## ADVANCED COMPUTER ARCHITECTURE PE-CS-S302A Time: Three Hours] [Maximum Marks: 75 Note: Attempt Five questions in all, selecting at least one question each from Unit I to Unit IV. All questions carry equal marks. ## Unit I - 1. Discuss the relationship between programming languages and parallel architecture. Explore the computer architecture as a multilevel hierarchical framework. - 2. (2) What do you mean by instruction level parallel processors? Discuss about code scheduling for ILP processors. Outline the general structure of Pipelines. List the principles and performance measures of pipeline. 7 ## Unit II 3. What are superscalar processors? How these processors are different from VLIW? Describe the tasks of superscalar processing. ## **LEARN LONER** | 4. | (a) | What is branch problem in computer architecture | e f | |----|----------------------------------------------------------|-------------------------------------------------------|---------| | | | Discuss branch detection and prediction scheme | . 8 | | | (b) | Write a note on guarded execution. | 7 | | | | Unit III | | | 5. | Diffe | erentiate between the following: | | | - | (a) | Shared memory and Distributed memory MIM architecture | 1D<br>8 | | | (b) | UMA, NUMA and CCNUMA. | 7 | | 6. | (a) | Discuss in detail the design space of stat | tic | | | | interconnection topology. | 8 | | | (b) | Write notes on the following: | 7 | | | | (i) Single shared bus | | | | | (ii) Omega network. | | | | | Unit IV | | | 7. | Brief | ly explain the following: | | | | (a) | Memory hierarchy technology | 8 | | | (b) | Cache coherence problem. | 7 | | 8. | Discuss the design space of software based protocols and | | | | | | ware based cache protocol and cache coherence | | | | proto | | 5 | | | | | |